diff options
author | Jerome Brunet | 2017-07-28 18:32:28 +0200 |
---|---|---|
committer | Neil Armstrong | 2017-08-01 14:18:31 +0200 |
commit | 1f737ffa13efd3da2c703d45894ea234e9290c89 (patch) | |
tree | c7b8e973a1121f26b9f4f0f53277fac73ca5273c /drivers/clk/meson/clkc.h | |
parent | 5771a8c08880cdca3bfb4a3fc6d309d6bba20877 (diff) |
clk: meson: mpll: fix mpll0 fractional part ignored
mpll0 clock is special compared to the other mplls. It needs another
bit (ssen) to be set to activate the fractional part the mpll divider
Fixes: 007e6e5c5f01 ("clk: meson: mpll: add rw operation")
Signed-off-by: Jerome Brunet <jbrunet@baylibre.com>
Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
Diffstat (limited to 'drivers/clk/meson/clkc.h')
-rw-r--r-- | drivers/clk/meson/clkc.h | 1 |
1 files changed, 1 insertions, 0 deletions
diff --git a/drivers/clk/meson/clkc.h b/drivers/clk/meson/clkc.h index d6feafe8bd6c..1629da9b4141 100644 --- a/drivers/clk/meson/clkc.h +++ b/drivers/clk/meson/clkc.h @@ -118,6 +118,7 @@ struct meson_clk_mpll { struct parm sdm_en; struct parm n2; struct parm en; + struct parm ssen; spinlock_t *lock; }; |