diff options
author | Fabrice Gasnier | 2022-06-21 10:45:09 +0200 |
---|---|---|
committer | Alexandre Torgue | 2022-07-04 09:10:24 +0200 |
commit | 1d0c1aadf1fd9f3de95d1532b3651e8634546e71 (patch) | |
tree | b1d04b9bc22d285164c4e708fc8c78ce9585378c /kernel | |
parent | bf74181e75c93a1b2b000ebf3c8b4c8c17cd59da (diff) |
ARM: dts: stm32: add missing usbh clock and fix clk order on stm32mp15
The USBH composed of EHCI and OHCI controllers needs the PHY clock to be
initialized first, before enabling (gating) them. The reverse is also
required when going to suspend.
So, add USBPHY clock as 1st entry in both controllers, so the USBPHY PLL
gets enabled 1st upon controller init. Upon suspend/resume, this also makes
the clock to be disabled/re-enabled in the correct order.
This fixes some IRQ storm conditions seen when going to low-power, due to
PHY PLL being disabled before all clocks are cleanly gated.
Fixes: 949a0c0dec85 ("ARM: dts: stm32: add USB Host (USBH) support to stm32mp157c")
Fixes: db7be2cb87ae ("ARM: dts: stm32: use usbphyc ck_usbo_48m as USBH OHCI clock on stm32mp151")
Signed-off-by: Fabrice Gasnier <fabrice.gasnier@foss.st.com>
Signed-off-by: Alexandre Torgue <alexandre.torgue@foss.st.com>
Diffstat (limited to 'kernel')
0 files changed, 0 insertions, 0 deletions