aboutsummaryrefslogtreecommitdiff
path: root/board/engicam
diff options
context:
space:
mode:
authorJagan Teki2017-05-07 02:43:07 +0530
committerStefano Babic2017-05-18 11:23:31 +0200
commitd456ab073367c5326b545a026d3ef1740e9bf27f (patch)
tree33e518ccee2f1a4acb9e557ec37f0ed425800985 /board/engicam
parentb805b1746607d4d13ac0e222402b3d34c94e154e (diff)
icorem6: Use proper iomux_ddr_regs drive strength values
Usually the drive strength values for DQ and SDL are 0x30 and 0x28 respectively, update them accordingly. Cc: Stefano Babic <sbabic@denx.de> Cc: Matteo Lisi <matteo.lisi@engicam.com> Cc: Michael Trimarchi <michael@amarulasolutions.com> Signed-off-by: Jagan Teki <jagan@amarulasolutions.com>
Diffstat (limited to 'board/engicam')
-rw-r--r--board/engicam/icorem6/icorem6.c58
-rw-r--r--board/engicam/icorem6_rqs/icorem6_rqs.c58
2 files changed, 58 insertions, 58 deletions
diff --git a/board/engicam/icorem6/icorem6.c b/board/engicam/icorem6/icorem6.c
index 8c62f0ec344..8aaac40cc27 100644
--- a/board/engicam/icorem6/icorem6.c
+++ b/board/engicam/icorem6/icorem6.c
@@ -369,29 +369,29 @@ int board_fit_config_name_match(const char *name)
/* configure MX6Q/DUAL mmdc DDR io registers */
static struct mx6dq_iomux_ddr_regs mx6dq_ddr_ioregs = {
- .dram_sdqs0 = 0x28,
- .dram_sdqs1 = 0x28,
- .dram_sdqs2 = 0x28,
- .dram_sdqs3 = 0x28,
- .dram_sdqs4 = 0x28,
- .dram_sdqs5 = 0x28,
- .dram_sdqs6 = 0x28,
- .dram_sdqs7 = 0x28,
- .dram_dqm0 = 0x28,
- .dram_dqm1 = 0x28,
- .dram_dqm2 = 0x28,
- .dram_dqm3 = 0x28,
- .dram_dqm4 = 0x28,
- .dram_dqm5 = 0x28,
- .dram_dqm6 = 0x28,
- .dram_dqm7 = 0x28,
+ .dram_sdqs0 = 0x30,
+ .dram_sdqs1 = 0x30,
+ .dram_sdqs2 = 0x30,
+ .dram_sdqs3 = 0x30,
+ .dram_sdqs4 = 0x30,
+ .dram_sdqs5 = 0x30,
+ .dram_sdqs6 = 0x30,
+ .dram_sdqs7 = 0x30,
+ .dram_dqm0 = 0x30,
+ .dram_dqm1 = 0x30,
+ .dram_dqm2 = 0x30,
+ .dram_dqm3 = 0x30,
+ .dram_dqm4 = 0x30,
+ .dram_dqm5 = 0x30,
+ .dram_dqm6 = 0x30,
+ .dram_dqm7 = 0x30,
.dram_cas = 0x30,
.dram_ras = 0x30,
.dram_sdclk_0 = 0x30,
.dram_sdclk_1 = 0x30,
.dram_reset = 0x30,
- .dram_sdcke0 = 0x3000,
- .dram_sdcke1 = 0x3000,
+ .dram_sdcke0 = 0x30,
+ .dram_sdcke1 = 0x30,
.dram_sdba2 = 0x00000000,
.dram_sdodt0 = 0x30,
.dram_sdodt1 = 0x30,
@@ -417,16 +417,16 @@ static struct mx6dq_iomux_grp_regs mx6dq_grp_ioregs = {
/* configure MX6SOLO/DUALLITE mmdc DDR io registers */
struct mx6sdl_iomux_ddr_regs mx6sdl_ddr_ioregs = {
- .dram_sdclk_0 = 0x30,
- .dram_sdclk_1 = 0x30,
- .dram_cas = 0x30,
- .dram_ras = 0x30,
- .dram_reset = 0x30,
- .dram_sdcke0 = 0x30,
- .dram_sdcke1 = 0x30,
+ .dram_sdclk_0 = 0x28,
+ .dram_sdclk_1 = 0x28,
+ .dram_cas = 0x28,
+ .dram_ras = 0x28,
+ .dram_reset = 0x28,
+ .dram_sdcke0 = 0x28,
+ .dram_sdcke1 = 0x28,
.dram_sdba2 = 0x00000000,
- .dram_sdodt0 = 0x30,
- .dram_sdodt1 = 0x30,
+ .dram_sdodt0 = 0x28,
+ .dram_sdodt1 = 0x28,
.dram_sdqs0 = 0x28,
.dram_sdqs1 = 0x28,
.dram_sdqs2 = 0x28,
@@ -450,8 +450,8 @@ struct mx6sdl_iomux_grp_regs mx6sdl_grp_ioregs = {
.grp_ddr_type = 0x000c0000,
.grp_ddrmode_ctl = 0x00020000,
.grp_ddrpke = 0x00000000,
- .grp_addds = 0x30,
- .grp_ctlds = 0x30,
+ .grp_addds = 0x28,
+ .grp_ctlds = 0x28,
.grp_ddrmode = 0x00020000,
.grp_b0ds = 0x28,
.grp_b1ds = 0x28,
diff --git a/board/engicam/icorem6_rqs/icorem6_rqs.c b/board/engicam/icorem6_rqs/icorem6_rqs.c
index d6ca62d0aa2..24093bb806a 100644
--- a/board/engicam/icorem6_rqs/icorem6_rqs.c
+++ b/board/engicam/icorem6_rqs/icorem6_rqs.c
@@ -240,29 +240,29 @@ int board_fit_config_name_match(const char *name)
/* configure MX6Q/DUAL mmdc DDR io registers */
static struct mx6dq_iomux_ddr_regs mx6dq_ddr_ioregs = {
- .dram_sdqs0 = 0x28,
- .dram_sdqs1 = 0x28,
- .dram_sdqs2 = 0x28,
- .dram_sdqs3 = 0x28,
- .dram_sdqs4 = 0x28,
- .dram_sdqs5 = 0x28,
- .dram_sdqs6 = 0x28,
- .dram_sdqs7 = 0x28,
- .dram_dqm0 = 0x28,
- .dram_dqm1 = 0x28,
- .dram_dqm2 = 0x28,
- .dram_dqm3 = 0x28,
- .dram_dqm4 = 0x28,
- .dram_dqm5 = 0x28,
- .dram_dqm6 = 0x28,
- .dram_dqm7 = 0x28,
+ .dram_sdqs0 = 0x30,
+ .dram_sdqs1 = 0x30,
+ .dram_sdqs2 = 0x30,
+ .dram_sdqs3 = 0x30,
+ .dram_sdqs4 = 0x30,
+ .dram_sdqs5 = 0x30,
+ .dram_sdqs6 = 0x30,
+ .dram_sdqs7 = 0x30,
+ .dram_dqm0 = 0x30,
+ .dram_dqm1 = 0x30,
+ .dram_dqm2 = 0x30,
+ .dram_dqm3 = 0x30,
+ .dram_dqm4 = 0x30,
+ .dram_dqm5 = 0x30,
+ .dram_dqm6 = 0x30,
+ .dram_dqm7 = 0x30,
.dram_cas = 0x30,
.dram_ras = 0x30,
.dram_sdclk_0 = 0x30,
.dram_sdclk_1 = 0x30,
.dram_reset = 0x30,
- .dram_sdcke0 = 0x3000,
- .dram_sdcke1 = 0x3000,
+ .dram_sdcke0 = 0x30,
+ .dram_sdcke1 = 0x30,
.dram_sdba2 = 0x00000000,
.dram_sdodt0 = 0x30,
.dram_sdodt1 = 0x30,
@@ -288,16 +288,16 @@ static struct mx6dq_iomux_grp_regs mx6dq_grp_ioregs = {
/* configure MX6SOLO/DUALLITE mmdc DDR io registers */
struct mx6sdl_iomux_ddr_regs mx6sdl_ddr_ioregs = {
- .dram_sdclk_0 = 0x30,
- .dram_sdclk_1 = 0x30,
- .dram_cas = 0x30,
- .dram_ras = 0x30,
- .dram_reset = 0x30,
- .dram_sdcke0 = 0x30,
- .dram_sdcke1 = 0x30,
+ .dram_sdclk_0 = 0x28,
+ .dram_sdclk_1 = 0x28,
+ .dram_cas = 0x28,
+ .dram_ras = 0x28,
+ .dram_reset = 0x28,
+ .dram_sdcke0 = 0x28,
+ .dram_sdcke1 = 0x28,
.dram_sdba2 = 0x00000000,
- .dram_sdodt0 = 0x30,
- .dram_sdodt1 = 0x30,
+ .dram_sdodt0 = 0x28,
+ .dram_sdodt1 = 0x28,
.dram_sdqs0 = 0x28,
.dram_sdqs1 = 0x28,
.dram_sdqs2 = 0x28,
@@ -321,8 +321,8 @@ struct mx6sdl_iomux_grp_regs mx6sdl_grp_ioregs = {
.grp_ddr_type = 0x000c0000,
.grp_ddrmode_ctl = 0x00020000,
.grp_ddrpke = 0x00000000,
- .grp_addds = 0x30,
- .grp_ctlds = 0x30,
+ .grp_addds = 0x28,
+ .grp_ctlds = 0x28,
.grp_ddrmode = 0x00020000,
.grp_b0ds = 0x28,
.grp_b1ds = 0x28,