aboutsummaryrefslogtreecommitdiff
path: root/include/s_record.h
diff options
context:
space:
mode:
authorvijay rai2014-06-20 10:45:29 +0530
committerYork Sun2014-07-22 16:25:54 -0700
commit6666017f44e39ec0385e3c7736b8c9af46cf4f08 (patch)
treefab7529d9b9ac0b7f28fcbcd358c2ca52633311e /include/s_record.h
parent591dd192307d81cf8f8705b06854e973c53d4c4d (diff)
powerpc/t1040qds: Initialize EPHY2 clock to RGMII only
Setting FPGA register brdcfg9 EPHY2 bits to '0' to initialize EPHY2 clock to RGMII mode. Signed-off-by: Vijay Rai <vijay.rai@freescale.com> Signed-off-by: Priyanka Jain <Priyanka.Jain@freescale.com> Signed-off-by: Prabhakar Kushwaha <prabhakar@freescale.com> Reviewed-by: York Sun <yorksun@freescale.com>
Diffstat (limited to 'include/s_record.h')
0 files changed, 0 insertions, 0 deletions