aboutsummaryrefslogtreecommitdiff
path: root/dts/upstream/Bindings/phy/rockchip,pcie3-phy.yaml
diff options
context:
space:
mode:
Diffstat (limited to 'dts/upstream/Bindings/phy/rockchip,pcie3-phy.yaml')
-rw-r--r--dts/upstream/Bindings/phy/rockchip,pcie3-phy.yaml10
1 files changed, 10 insertions, 0 deletions
diff --git a/dts/upstream/Bindings/phy/rockchip,pcie3-phy.yaml b/dts/upstream/Bindings/phy/rockchip,pcie3-phy.yaml
index c4fbffcde6e..ba67dca5a44 100644
--- a/dts/upstream/Bindings/phy/rockchip,pcie3-phy.yaml
+++ b/dts/upstream/Bindings/phy/rockchip,pcie3-phy.yaml
@@ -54,6 +54,16 @@ properties:
$ref: /schemas/types.yaml#/definitions/phandle
description: phandle to the syscon managing the pipe "general register files"
+ rockchip,rx-common-refclk-mode:
+ description: which lanes (by position) should be configured to run in
+ RX common reference clock mode. 0 means disabled, 1 means enabled.
+ $ref: /schemas/types.yaml#/definitions/uint32-array
+ minItems: 1
+ maxItems: 16
+ items:
+ minimum: 0
+ maximum: 1
+
required:
- compatible
- reg