aboutsummaryrefslogtreecommitdiff
path: root/dts/upstream/src/arm64/renesas/r8a774b1-hihope-rzg2n-rev2.dts
diff options
context:
space:
mode:
Diffstat (limited to 'dts/upstream/src/arm64/renesas/r8a774b1-hihope-rzg2n-rev2.dts')
-rw-r--r--dts/upstream/src/arm64/renesas/r8a774b1-hihope-rzg2n-rev2.dts41
1 files changed, 41 insertions, 0 deletions
diff --git a/dts/upstream/src/arm64/renesas/r8a774b1-hihope-rzg2n-rev2.dts b/dts/upstream/src/arm64/renesas/r8a774b1-hihope-rzg2n-rev2.dts
new file mode 100644
index 00000000000..c69ca5cf6f7
--- /dev/null
+++ b/dts/upstream/src/arm64/renesas/r8a774b1-hihope-rzg2n-rev2.dts
@@ -0,0 +1,41 @@
+// SPDX-License-Identifier: GPL-2.0
+/*
+ * Device Tree Source for the HiHope RZ/G2N Rev.2.0 main board
+ *
+ * Copyright (C) 2019 Renesas Electronics Corp.
+ */
+
+/dts-v1/;
+#include "r8a774b1.dtsi"
+#include "hihope-rev2.dtsi"
+
+/ {
+ model = "HopeRun HiHope RZ/G2N main board (Rev.2.0) based on r8a774b1";
+ compatible = "hoperun,hihope-rzg2n", "renesas,r8a774b1";
+
+ memory@48000000 {
+ device_type = "memory";
+ /* first 128MB is reserved for secure area. */
+ reg = <0x0 0x48000000 0x0 0x78000000>;
+ };
+
+ memory@480000000 {
+ device_type = "memory";
+ reg = <0x4 0x80000000 0x0 0x80000000>;
+ };
+};
+
+&du {
+ clocks = <&cpg CPG_MOD 724>,
+ <&cpg CPG_MOD 723>,
+ <&cpg CPG_MOD 721>,
+ <&versaclock5 1>,
+ <&x302_clk>,
+ <&versaclock5 2>;
+ clock-names = "du.0", "du.1", "du.3",
+ "dclkin.0", "dclkin.1", "dclkin.3";
+};
+
+&sdhi3 {
+ mmc-hs400-1_8v;
+};