aboutsummaryrefslogtreecommitdiff
path: root/arch/arc/lib/cpu.c
blob: a969a167228d780c8180c07a54890034650bc033 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
// SPDX-License-Identifier: GPL-2.0+
/*
 * Copyright (C) 2013-2014, 2018 Synopsys, Inc. All rights reserved.
 */

#include <common.h>
#include <asm/arcregs.h>
#include <asm/cache.h>

DECLARE_GLOBAL_DATA_PTR;

int arch_cpu_init(void)
{
	timer_init();

	gd->cpu_clk = CONFIG_SYS_CLK_FREQ;
	gd->ram_size = CONFIG_SYS_SDRAM_SIZE;

	cache_init();

	return 0;
}

int arch_early_init_r(void)
{
	gd->bd->bi_memstart = CONFIG_SYS_SDRAM_BASE;
	gd->bd->bi_memsize = CONFIG_SYS_SDRAM_SIZE;
	return 0;
}

/* This is a dummy function on arc */
int dram_init(void)
{
	return 0;
}

#ifdef CONFIG_DISPLAY_CPUINFO
const char *decode_identity(void)
{
	int arcver = read_aux_reg(ARC_AUX_IDENTITY) & 0xff;

	switch (arcver) {
	/* ARCompact cores */
	case 0x32: return "ARC 700 v4.4-4.5";
	case 0x33: return "ARC 700 v4.6-v4.9";
	case 0x34: return "ARC 700 v4.10";
	case 0x35: return "ARC 700 v4.11";

	/* ARCv2 cores */
	case 0x41: return "ARC EM v1.1a";
	case 0x42: return "ARC EM v3.0";
	case 0x43: return "ARC EM v4.0";
	case 0x50: return "ARC HS v1.0";
	case 0x51: return "ARC EM v2.0";
	case 0x52: return "ARC EM v2.1";
	case 0x53: return "ARC HS v3.0";
	case 0x54: return "ARC HS v4.0";

	default: return "Unknown ARC core";
	}
}

__weak int print_cpuinfo(void)
{
	printf("CPU:   %s\n", decode_identity());
	return 0;
}
#endif /* CONFIG_DISPLAY_CPUINFO */