aboutsummaryrefslogtreecommitdiff
path: root/dts/upstream/include/dt-bindings/clock/loongson,ls2k-clk.h
blob: 4279ba595f1e0396c21083bb0c5b0eb3f5119311 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
/*
 * Author: Yinbo Zhu <zhuyinbo@loongson.cn>
 * Copyright (C) 2022-2023 Loongson Technology Corporation Limited
 */

#ifndef __DT_BINDINGS_CLOCK_LOONGSON2_H
#define __DT_BINDINGS_CLOCK_LOONGSON2_H

#define LOONGSON2_REF_100M	0
#define LOONGSON2_NODE_PLL	1
#define LOONGSON2_DDR_PLL	2
#define LOONGSON2_DC_PLL	3
#define LOONGSON2_PIX0_PLL	4
#define LOONGSON2_PIX1_PLL	5
#define LOONGSON2_NODE_CLK	6
#define LOONGSON2_HDA_CLK	7
#define LOONGSON2_GPU_CLK	8
#define LOONGSON2_DDR_CLK	9
#define LOONGSON2_GMAC_CLK	10
#define LOONGSON2_DC_CLK	11
#define LOONGSON2_APB_CLK	12
#define LOONGSON2_USB_CLK	13
#define LOONGSON2_SATA_CLK	14
#define LOONGSON2_PIX0_CLK	15
#define LOONGSON2_PIX1_CLK	16
#define LOONGSON2_BOOT_CLK	17
#define LOONGSON2_OUT0_GATE	18
#define LOONGSON2_GMAC_GATE	19
#define LOONGSON2_RIO_GATE	20
#define LOONGSON2_DC_GATE	21
#define LOONGSON2_GPU_GATE	22
#define LOONGSON2_DDR_GATE	23
#define LOONGSON2_HDA_GATE	24
#define LOONGSON2_NODE_GATE	25
#define LOONGSON2_EMMC_GATE	26
#define LOONGSON2_PIX0_GATE	27
#define LOONGSON2_PIX1_GATE	28
#define LOONGSON2_OUT0_CLK	29
#define LOONGSON2_RIO_CLK	30
#define LOONGSON2_EMMC_CLK	31
#define LOONGSON2_DES_CLK	32
#define LOONGSON2_I2S_CLK	33
#define LOONGSON2_MISC_CLK	34

#endif